# Team 3's Operating System

Aaron Chan, Will Bicks, Nick Merante, John Arrandale

#### **Project Overview**

- Four projects
  - Networking Stack
    - Support communicating with other computers over a network
  - VGA Graphics Mode
    - Modular VGA driver for 256-color graphics with drawing and timing primitives
  - Audio Interface
    - Add a driver for the Intel High Definition Audio specification to generate and output audio
  - o DMX512 Support
    - Add a driver supporting the DMX512 protocol to control stage and architectural lighting



#### Network Stack Support

- Design philosophies
  - Platform independence
  - Testability
  - Modularity
- Implement driver support for an Ethernet chip
- Implements protocols from layers 2-4
  - RFCs used as reference



### Physical Layer: Intel 8255x

- DSL Machines equipped with both an Intel 8255X and Intel I219-V Ethernet controller
  - Chose the Intel 8255X for simplicity and better references
- No socket offloading
  - OS required to provide physically contiguous buffers
  - Remaining network stack must be written in software
- MAC stored in EEPROM
  - Requires interfacing with Ethernet II software module
- QEMU offers simulation support (eepro100)
- Platform independence maintained by having function pointers for interfacing over PCI
  - Allowed for testing in xv6 while baseline OS was having issues





```
amc9897@sholto:~$ lspci | grep Ethernet
00:1f.6 Ethernet controller: Intel Corporation Ethernet Connection (2) I219-V
03:00.0 Ethernet controller: Intel Corporation 82557/8/9/0/1 Ethernet Pro 100 (rev 08)
amc9897@sholto:~$
```

#### Physical Layer: Intel 8255x

- Brute-force detect the device over the PCI bus
  - Searching for a device with vendor ID 0x8086 and device ID 0x1229
  - 0xCF8 for accessing the PCI Config Address Register
  - 0xCFC for accessing the PCI Data Register
- Issue a port reset command
- Grab BAR0, for doing MMIO access
- Read EEPROM for MAC address
  - Needed for initializing Ethernet II in software later...
- Allocate buffers and setup interrupts

#### 6.3.3.1 PORT Software Reset

The Port Software Reset is synonymous with the software reset and is used to issue a complete reset to the device. Software must wait for ten system clocks and five transmit clocks before accessing the SCB registers again. (This may be a conservative 10 µs delay loop in software.) A software reset clears the device CSR and the PCI master block internal registers. It also requires the device to be completely re-initialized.

#### Link, Network and Transport Layers

- Most protocols easy to implement in software
- Reference RFC for the specification for each protocol
  - Ethernet II: RFC 894
  - IPv4: RFC 791
  - UDP: RFC 768
  - o ARP: RFC 826
- Function pointers for implementing general functionality
  - Initialization
  - Payload Set
  - Packet Send/Serialize

#### **Network Stack Testing**

- Layers 2-4 tested using Wireshark
- Build a test program that glues together the different protocols
  - Ethernet II IPv4 UDP
- Print out the resulting buffer, do a text2pcap and run it through Wireshark

```
Frame 1: 32 bytes on wire (256 bits), 32 bytes captured (256 bits) on interface Fake IF, text2pcap, id 0
 Ethernet II, Src: CIMSYS 33:44:55 (00:11:22:33:44:55), Dst: aa:bb:cc:dd:ee:ff (aa:bb:cc:dd:ee:ff)
    0100 .... = Version: 4
     .... 0101 = Header Length: 20 bytes (5)
  Differentiated Services Field: 0x00 (DSCP: CS0, ECN: Not-ECT)
     ▼ [Expert Info (Error/Protocol): IPv4 total length exceeds packet length (18 bytes)]
           IPv4 total length exceeds packet length (18 bytes)]
           Severity level: Errorl
           Group: Protocoll
     Identification: 0x04d2 (1234)
  > 000. .... = Flags: 0x0
     ...0 0000 0000 0000 = Fragment Offset: 0
    Time to Live: 64
    Protocol: UDP (17)
     Header Checksum: 0xf35f [validation disabled]
     [Header checksum status: Unverified]
     Source Address: 10.0.1.1

    [Expert Info (Error/Malformed): Malformed Packet (Exception occurred)]

        Malformed Packet (Exception occurred)1
        Severity level: Error
       [Group: Malformed]
```

```
Frame 1: 60 bytes on wire (480 bits), 60 bytes captured (480 bits) on interface Fake IF, text2pcap, id 0

    Ethernet II, Src: CIMSYS_33:44:55 (60:11:22:33:44:55), Dst: aa:bb:cc:dd:ee:ff (aa:bb:cc:dd:ee:ff)
    Destination: aa:bb:cc:dd:ee:ff (aa:bb:cc:dd:ee:ff)

  > Source: CIMSYS 33:44:55 (00:11:22:33:44:55)
     Type: IPv4 (0x0800)
     - Internet Protocol Version 4, Src: 192.168.1.100, Dst: 192.168.1.1
     0100 .... = Version: 4
  .... 0101 = Header Length: 20 bytes (5)

Differentiated Services Field: 0x00 (DSCP: CS0, ECN: Not-ECT)
     Total Length: 35
     Identification: 0x04d2 (1234)
  > 000. .... = Flags: 0x0
...0 0000 0000 0000 = Fragment Offset: 0
     Time to Live: 64
     Protocol: UDP (17)
     Header Checksum: 0x42f2 [validation disabled]
[Header checksum status: Unverified]
     Source Address: 192.168.1.100
     Destination Address: 192.168.1.1

→ User Datagram Protocol, Src Port: 10000, Dst Port: 11000

     Source Port: 10006
     Destination Port: 11000
     Length: 15
     Checksum: 0xfc3e [unverified]
     [Checksum Status: Unverified]
     [Stream index: 0]
  ▶ [Timestamps]
     UDP payload (7 bytes)
  Data (7 bytes)
Data: 74657374696e67
     [Length: 7]
```

#### Integration

- Define platform-specific register access functions for the driver to use
- Initialize the 8255X and rest of the networking stack on startup
  - Issue a PORT RESET command
  - Read MAC address and initialize Ethernet II software module
  - Allocate buffers for Tx/Rx
  - Setup interrupts
- Interrupts triggered when the wire receives something
  - Read data from the buffer it points to
  - o Once data is processed, recycle the buffer by clearing the status and making it available again
- System calls for sending and receiving packets
  - User applications can see what was received and send packets over a network

#### Challenges

- Interfacing with the Intel 8255X
  - Struggled to perform a few operations like getting the device initialized
  - No control over whether the NIC has to be interfaced with through I/O or MMIO
    - Bit 0 of PCI BAR indicates how the device should be interfaced with
  - The datasheet is ~200 pages long…
- Maintaining platform independence
  - Needed to see the network packet buffer easily during testing (i.e. printf calls)
  - Functions like memcpy where heavily used throughout the stack
  - Had to deal with compiling network stack like it was a normal C program and have it compile with the OS



# VGA Graphics-Mode Driver

Nicholas Merante



- Implement VGA Mode 13h graphics driver for 320×200, 256 colors
- Provide primitives: pixels, lines, rectangles, circles, sprites
- Add double-buffering, palette control, vsync
- Demo applications: drawing tests, sprite demo, Snake game









#### Hardware & Registers

- Frame Buffer (Mode 13h)
  - Physical address: 0xA0000–0xAFFFF
     (64 KiB)
  - Each byte = one pixel's 8-bit palette
     index
- Vertical-Retrace Status
  - Port 0x3DA Input Status Register 1
  - O Bit 3 = 1 during VBlank → use in vga\_wait\_vsync() to avoid tearing
- Mode Setting
  - BIOS INT 10h AH=0x00, AL=0x13 sets up CRTC and Sequencer registers (0x3C0-0x3DF) for 320×200×256 mode
  - Happens in boot.S before protected mode





### **Design Philosophy**

- Keep API simple and modular
- Separate buffer vs. direct
   VRAM access
  - Primitive functions write directly to VRAM, e.g. for shapes demo here →
  - Buffered function calls for animated visuals
- Use Bresenham and Midpoint algorithms for efficiency





### Sprite/Buffer Demo

- Drawing primitives test
- Sprite blitter test
- Double buffer test
  - Backbuffer is written to as data updates
  - Once VSYNC is resetting for a new frame, entire backbuffer is dumped to VRAM
  - Reduce flickering





#### **Text Console Demo**

- Basic character typing console
- Not as complete as text-mode one in cio.c, but a good starting point
- Proof of concept that basic font can be loaded in using the driver
- For now, all calls to write to console (normally text-mode VGA) are redirected to serial

```
Machine View
```



#### Conclusion

- Snake game showcasing full driver
- Modular VGA driver for 256-color graphics
- Robust drawing and timing primitives
- Extensible for future games and demos



## Audio Interface Driver

Will Bicks



### Intel High Definition Audio

- Standard API implemented by multiple controller / code manufacturers.
- Major components:
  - Controller: PCI device that commands audio streams, access host audio data via DMAs data, transfers with codecs via HD Audio Link
  - HD Audio Link: connects controller to one or more codec
  - Codec: Converts HD Audio Link to / from standard audio interfaces (e.g. consumer line level, TOSLINK, built in speaker).



Courtesy of Intel High Definition Audio Specification

#### **HD Audio Initialization Process**

Communication via ring buffers (host to controller commands, controller to host responses).

- Discover controller via PCI and reset and initialize.
- Using the controller to communicate with audio link, enumerate codecs on the link.
- Discover capabilities of each codec (sample rate, bit depth, inputs / outputs).

### Getting Audio Flowing

- Audio channels (e.g. left, right) are packed into streams between controller and a single codec in a single direction.
- Each stream is driven by a DMA engine in the controller.



Courtesy of Intel High Definition Audio Specification

#### Getting Audio Flowing - Stream Contents

- HD Audio Link traffic is packed into frames every 20.83 µs (48 kHz)
- In this example there are three streams, and the S-2 stream has 4 channels (Left, Right, Left Rear, Right Rear).
- Sample rates higher than the frame rate are supported; in this example two S-2 stream sample sets are included in the frame (2x48 kHz = 96 kHz).



Courtesy of Intel High Definition Audio Specification

### Getting Audio Flowing - Pulse Code Modulation (PCM)



Analog Signal (Red) Encoded in 4-bit PCM (Blue)

By Aquegg - Own work, CC BY-SA 3.0, https://commons.wikimedia.org/w/index.php?curid=29599378

- Analog audio waveform represented as periodic digital samples.
- Recall Nyquist's theorem: max representable audio frequency is ½ sample rate.
- Higher bit depths introduce less quantization noise.

#### Driver / Application Architecture

#### **Kernel Driver**

 Detects and initializes single static HDA controller instance.
 (assumes only one controller, still allows multiple codecs / outputs)

- Configures controller and codec to accept stream, sets up DMA engine to read audio samples.
- Writes data to codecs over HD Audio link, updates DMA position buffer and buffer descriptor list with progress

#### **User Program**

- Gets handle to HDA controller
  Uses driver methods to detect codecs and
  capabilities on link
- Chooses codec and supported sample rate / bit depth combination
- Allocates memory region(s) for PCM samples, fills with some audio data Calls driver method to setup stream with audio parameters and pointer to audio buffer
- Reads DMA position buffer or buffer descriptor list, update samples



- A standard protocol used to digitally control stage lighting and effects
  - Popularly used in the live event industry (theater, concerts) and for architectural lighting
  - DMX → Digital Multiplex
- At the physical layer, it uses RS-485 and is wired with 3 conductors: data +/- and ground
- Asynchronous, half-duplex with a bitrate of 250 kbps
- RDM (Remote Device Management), is a newer addition to the DMX512 standard which allows for unidirectional communication



- A DMX "universe" consists of 512 channels with each channel carrying a value between 0-255
- Devices are daisy chained together in parallel
- Depending on the mode of a connected device, it will choose which channels to look at and how to interpret it





#### **DMX Input Channel Profiles**

| DMX Profile   | DMX<br>Channels | Channel<br>Assignments                                                  | Notes                                                                                                                 |  |  |  |
|---------------|-----------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5ch (Default) | 5               | 1-Intensity<br>2-Red<br>3-Green<br>4-Blue<br>5-Strobe                   | Lime is mixed automatically.                                                                                          |  |  |  |
| RGB           | 3               | 1-Red<br>2-Green<br>3-Blue                                              |                                                                                                                       |  |  |  |
| 1ch           | 1               | 1-Intensity                                                             | This mode controls the intensity of Preset 1.                                                                         |  |  |  |
| Dir           | 6               | 1-Intensity<br>2-Red<br>3-Green<br>4-Blue/Indigo*<br>5-Lime<br>6-Strobe | Original ColorSource PAR fixture uses blue in channel 4.  Deep Blue ColorSource PAR fixture uses indigo in channel 4. |  |  |  |

### DMX512 Driver Support

- Design Philosophies
  - Adherence to the DMX512 standard where possible
  - Assume compatibility with 16540/16550 UART chips
    - Baseline provides definitions for these chips already
  - Ensure basic DMX512 functionality before implementing additional features (RDM)
- Implements the ANSI E1.11/USITT DMX512-A standard for transmitters
- Easy to use in user programs



#### 8.11 Timing Diagram - data+

Timings shall follow the requirements of the timing diagram (figure 5) and its associated tables 6 and 7.



| Designation       | Description                        | Min<br>245 | Typical<br>250 | Max 255        | Unit<br>kbit / s |
|-------------------|------------------------------------|------------|----------------|----------------|------------------|
| -                 | Bit Rate                           |            |                |                |                  |
| (1 <del>1)</del>  | Bit Time                           | 3.92       | 4              | 4.08           | μs               |
| -                 | Minimum Update Time for 513 slots  | ) = -      | 22.7           | -              | ms               |
| 75 <del>8</del> 2 | Maximum Refresh Rate for 513 slots |            | 44             | in the second  | updates / s      |
| 1                 | "SPACE" for BREAK                  | 92         | 176            | <del></del> 30 | μs               |
| 2                 | "MARK" After BREAK (MAB)           | 12         | -              | < 1.00         | µs<br>s          |
| 9                 | "MARK" Time between slots          | 0          | ) <sub>=</sub> | < 1.00         | s                |
| 10                | "MARK" Before BREAK (MBB)          | 0          | -              | < 1.00         | s                |
| 11                | BREAK to BREAK Time                | 1204       | 1.5            | 1.00           | μs<br>s          |
| 13                | DMX512 Packet                      | 1204       | <u></u>        | 1.00           | µs<br>s          |







#### Challenges

- Baud Rate Mismatch
  - DMX512 calls for a baud rate of 250 kbps
  - 16540/16550 UART chips can only handle up to 112.5 kbps (~ half)
    - Luckily, there's enough tolerance in some parts of the spec where this can be cheesed
      - 1 bit is roughly the same as 2 bits at 250 kbps
- During testing, differences between the standard and real-world implementations
  - Not all fixtures support alternate start codes
  - The standard gives a lot of leeway in timing, varies from device to device in terms of what is actually accepted
    - "SPACE" for BREAK
      - They state 176 usec is typical, in practice it's closer to ~94 usec
    - "MARK" After BREAK
      - Ranges from 12 usec to 1.00s, in practice it's ~16-24 usec
    - "MARK" Time between slots
      - Ranges from 0 to 1.00s, in practice not used
  - In the case of lost or corrupt data, the standard suggests devices should retain the last valid state for at least 1 minute or state "data handling procedures" in the product manual
    - Not followed, most typically keep the state for 1-3 seconds

Thank You!